### 2014

# Computer Architecture and System Software

Time Alloted: 3 Hours

Full Marks: 70

The figure in the margin Indicate full marks.

Candidates are required to give their answers in their own words as far as practicable

#### GROUP.-A

( Multiple Choice Type Questions )

|      |                                                                                                                                                                                      |               |                      |            | 10x1=10       |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------|------------|---------------|--|--|
| i)   | The contents of a Base Register may be changed in mode.                                                                                                                              |               |                      |            |               |  |  |
|      | a) User                                                                                                                                                                              |               | b) Privileged        |            |               |  |  |
|      | c) Safe                                                                                                                                                                              |               | d) None of the above |            |               |  |  |
| ii)  | An arithmetic left shift                                                                                                                                                             |               |                      |            |               |  |  |
|      | <ul> <li>a) Multiplies a signed number by 2</li> <li>b) Divides a signed number by 2</li> <li>c) Multiplies a signed number by 4</li> <li>d) Divides a signed number by 4</li> </ul> |               |                      |            |               |  |  |
| iii) | i) Number of address lines required for access of memory is                                                                                                                          |               |                      |            |               |  |  |
|      | a) 17                                                                                                                                                                                | b) 18         | c) 19                |            | d) 20         |  |  |
| iv)  | Α                                                                                                                                                                                    | _ is a comple | ete CPU on a         | a single o | chip.         |  |  |
| 2056 |                                                                                                                                                                                      |               |                      |            | f Turn over 1 |  |  |

|    |                                                                                                                                           | c) Control Unit                      |                                                             | b) Micro-controller<br>d) ALU             |                   |  |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------|-------------------------------------------|-------------------|--|--|--|
|    | v)                                                                                                                                        |                                      |                                                             | registers.                                |                   |  |  |  |
|    |                                                                                                                                           | a) 10                                | b) 11                                                       | c) 12                                     | d) 13             |  |  |  |
|    | vi)                                                                                                                                       | ADD is a                             | addre                                                       | ss instruction.                           |                   |  |  |  |
|    |                                                                                                                                           | a) Zero                              | b)One                                                       | c)Two                                     | d) Three          |  |  |  |
|    | vii)                                                                                                                                      | The 8085 ins                         |                                                             | transfer a data to                        | o a register in   |  |  |  |
|    |                                                                                                                                           | a) MOV<br>c) LOAD                    |                                                             | b) MVI<br>d) None of thes                 | <b>e</b>          |  |  |  |
|    | viii)                                                                                                                                     | to be execute                        |                                                             | ldress of the next n                      | nicroinstruction  |  |  |  |
|    | <ul> <li>a) Program Counter</li> <li>b) Address computation circuit</li> <li>c) Instruction register</li> <li>d) None of these</li> </ul> |                                      |                                                             |                                           |                   |  |  |  |
|    | ix)                                                                                                                                       | The minimum called                   | e minimum time elapsed between two read requests is<br>lied |                                           |                   |  |  |  |
|    |                                                                                                                                           | a) Access time<br>c) Turnaround time |                                                             | b) Cycle time<br>d) Waiting time          |                   |  |  |  |
|    | x) Division by zero causes an error of class                                                                                              |                                      |                                                             |                                           |                   |  |  |  |
|    | a) Trap<br>c) I/O Interrupt                                                                                                               |                                      |                                                             | b) Timer Interrupt<br>d) Hardware failure |                   |  |  |  |
|    |                                                                                                                                           |                                      | GROU                                                        | P-B                                       |                   |  |  |  |
|    | ٠                                                                                                                                         |                                      |                                                             | ype Questions of the following.           | 3x5=15            |  |  |  |
| 2. | Draw a 4 - bit Adder - subtractor circuit and explain its function.                                                                       |                                      |                                                             |                                           |                   |  |  |  |
| 3. | Drav                                                                                                                                      | •                                    | e common b                                                  | us system for 4 reg                       | jisters using 4 x |  |  |  |
|    | 1 1010                                                                                                                                    | <b>70.</b>                           |                                                             |                                           | 5                 |  |  |  |
| 20 | -                                                                                                                                         |                                      |                                                             |                                           |                   |  |  |  |

4. What are Direct and Indirect address? Explain with example.

5

Make a list of registers for the basic computer, indicating the function of each register.

5

What is Instruction cycle? What are the different phases of this cycle.

2+3

7. Write an Assembly language program to add two numbers.

4

#### **GROUP - C**

# ( Long Answer Type Questions ) Answer any three of the following.

3x15=45

- 8. a) What will be the content of the Program Counter after fetching 8bit / 16bit data from a memory location 3065H. The instruction to fetch the data resides at 5132H. Assume the instruction length to be 3 bytes.
  - b) Why are interrupts considered to be a useful mechanism in the context of improving the efficiency of processing?
  - c) What are the steps for a simple instruction cycle? Explain Fetch Cycle and Indirect Cycle using Register Transfer Language.

2+3+(2+8)

9. Draw and explain one stage of an ALU with shift capability along with the micro-operations performed.

[15]

- 10. a) What do you mean by packing? Given two decimal digits 5 and 9, show the packing procedure through proper steps.
  - b) What is an Instruction Set?
  - c) Convert the following expression into Reverse Polish Notation

2056

3

[Turn over]

A x B + C x (D+ E)

(2+5)+2+6

- 11. a) Explain the Programmed Input/Output with a flow chart.
  - b) Draw the logic diagram of a binary cell and explain its working.
- 12. Write short notes on any three of the following:

5x3 = 15

- a) Cache Memory
- b) Arithmetic Pipelining
- c) Program Counter
- d) RIM and SIM instructions
- e) Flag Register in 8085